# VLSI IA1

# Q1) Explain fundamentals of CMOS (5 marks)

CMOS technology is used extensively in microprocessors, memory chips, and digital logic circuits. The key fundamentals of CMOS include:

#### 1. Basic Structure:

- CMOS circuits are composed of complementary pairs of pMOS and nMOS transistors.
- The combination allows for low power consumption since only one type of transistor (either pMOS or nMOS) conducts at any given time.

#### 2. Working Principle:

- CMOS logic relies on the operation of transistors as switches.
- An nMOS transistor turns ON when its gate voltage is high (logic 1) and
   OFF when the gate voltage is low (logic 0).
- A pMOS transistor behaves oppositely, turning ON when the gate voltage is low and OFF when the gate voltage is high.

#### 3. CMOS Logic Gates:

- The basic logic gates (NOT, NAND, NOR) are built using CMOS technology.
- Inverter (NOT Gate): Composed of a single nMOS and pMOS transistor.
- NAND and NOR Gates: Implemented using series and parallel combinations of pMOS and nMOS transistors.

#### 4. Advantages of CMOS:

- **Low Power Consumption**: Power is consumed only during switching operations, making CMOS highly energy-efficient.
- High Noise Immunity: CMOS logic has strong resistance to electrical noise.
- **Scalability**: CMOS transistors can be miniaturized, enabling higher transistor density in VLSI circuits.

#### 5. Fabrication and Layout:

- CMOS transistors are fabricated on silicon wafers using complex photolithography and doping processes.
- The physical layout of transistors impacts their performance, and design rules dictate the spacing between different components.

$$A \longrightarrow Y$$
 $A \longrightarrow Y$ 
 $A \longrightarrow$ 

# Q2) Differentiate enhancement and depletion type of MOSFET. (5 marks)

MOSFETs (Metal-Oxide-Semiconductor Field-Effect Transistors) are classified into **Enhancement** and **Depletion** types based on their threshold voltage ( $V_t$ ) behavior.

| Feature                     | Enhancement MOSFET                                                                             | Depletion MOSFET                                                           |
|-----------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Operating Mode              | Normally OFF at $V_{GS}$ = 0V                                                                  | Normally ON at $V_{GS}$ = 0V                                               |
| Channel<br>Formation        | Requires a positive $V_{GS}$ (nMOS) or negative $V_{GS}$ (pMOS) to induce a conductive channel | Already has a conductive channel at $V_{GS}$ = 0V                          |
| Threshold Voltage ( $V_t$ ) | $V_t$ is positive for nMOS and negative for pMOS                                               | $V_t$ is negative for nMOS and positive for pMOS                           |
| Current Flow                | Conducts only when $V_{GS}$ > $V_t$                                                            | Conducts at $V_{GS}$ = 0V, can be turned OFF by applying opposite $V_{GS}$ |
| Symbol<br>Representation    | Channel is shown as a broken line                                                              | Channel is shown as a continuous line                                      |
| Applications                | Commonly used in digital logic circuits and microprocessors                                    | Used in specialized analog applications, current regulators                |

# Q3) Compare NMOS and CMOS transistors. (5 marks)

| Feature                      | NMOS Transistor                                                                  | CMOS (Complementary MOS) Transistor                                                                |
|------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Definition                   | A type of MOSFET that uses n-type carriers (electrons) for conduction.           | A combination of both nMOS and pMOS transistors in a complementary configuration.                  |
| Power<br>Consumption         | Consumes power when active, even in static conditions.                           | Very low static power consumption as only one transistor (either nMOS or pMOS) conducts at a time. |
| Speed                        | Generally faster due to higher electron mobility.                                | Slightly slower due to the presence of both nMOS and pMOS transistors.                             |
| Circuit Design               | Requires additional components (like resistors) for proper logic implementation. | Self-sufficient for logic design, commonly used in digital ICs.                                    |
| Switching<br>Characteristics | Passes strong 0s but weak 1s due to threshold voltage drop.                      | Efficient at passing both 0s and 1s, reducing logic degradation.                                   |
| Applications                 | Used in specific high-speed and low-power applications.                          | Widely used in microprocessors, memory, and digital logic circuits.                                |

# Q4) NMOS enhancement mode operation. (5 marks)

An **NMOS** enhancement-mode transistor operates in three distinct regions: cutoff, linear (triode), and saturation. The behavior depends on the applied gate-to-source voltage  $(V_{GS})$  and drain-to-source voltage  $(V_{DS})$ .

#### 1. Cutoff Region (OFF State)

- When  $V_{GS}$  <  $V_t$  (threshold voltage), no conduction channel is formed.
- The transistor is OFF, and no current flows between the drain and source.

# 2. Linear (Triode) Region (ON, Resistor-like Behavior)

- When  $V_{GS}$  >  $V_t$  and  $V_{DS}$  is small, a conductive channel forms.
- Current  $I_{DS}$  flows, behaving like a resistor.
- The transistor acts as a  ${f voltage-controlled\ resistor}$  where current increases with  $V_{DS}$

## Saturation (Active) Region (ON, Current Saturation)

- When  $V_{GS}$  >  $V_t$  and  $V_{DS}$  is large, the channel pinches off near the drain.
- Current  $I_{DS}$  is **independent** of  $V_{DS}$  and only controlled by  $V_{GS}$ .
- The transistor behaves as a current source.



FIGURE 2.3 nMOS transistor demonstrating cutoff, linear, and saturation regions of operation

# **Key Observations**

- The transistor turns ON when  $V_{GS}$  exceeds the threshold voltage ( $V_t$ ).
- In cutoff mode, the current is approximately zero.
- In linear mode, the current increases with voltage.
- In saturation mode, the current remains constant beyond a certain  $V_{DS}$

# Q5) Transmission gates working/operations. (5 marks)

A transmission gate is an electronic switch made up of one nMOS transistor and one pMOS transistor connected in parallel. It allows bidirectional signal flow and is widely used in multiplexers, flip-flops, and latches.

#### **Working Principle**

#### 1. ON State:

- When the **control signal (S) is HIGH** and its complement  $(S^-)$  is LOW, both **nMOS** and **pMOS** transistors conduct, forming a low-resistance path between input and output.
- The transmission gate passes both logic 0 and logic 1 without degradation.

#### 2. OFF State:

• When  ${\bf S}$  is  ${\bf LOW}$  and  $S^-$  is  ${\bf HIGH}$ , both transistors turn off, and the connection between input and output is  ${\bf disconnected}$ .



FIGURE 1.21 Transmission gate

## **Advantages of Transmission Gates**

- Overcomes the threshold voltage loss seen in single pass transistors.
- Provides **better signal integrity** by ensuring strong 0s and strong 1s.
- Used in multiplexers, switches, latches, and dynamic logic circuits.

## **Key Observations**

- Transmission gates require both the control signal and its complement for proper operation.
- They provide equal resistance for both HIGH and LOW signals, making them superior to single MOS pass transistors.
- nMOS transistors only need to pass 0s and the pMOS only pass 1s, so the
  output is always strongly driven and the levels are never degraded. This is
  called a *fully restored* logic gate.

# Q6) MOS DC transfer characteristics. (5/10 marks)

The **DC transfer characteristics** of a MOS describe the relationship between **input voltage** ( $V_{in}$ ) and **output voltage** ( $V_{out}$ ), assuming slow input variations so that capacitive effects can be ignored.

#### **CMOS Inverter DC Transfer Characteristics**

The DC transfer function of a **CMOS inverter** is derived based on the operation of **nMOS and pMOS transistors**. The output voltage  $V_{out}$  depends on the input voltage  $V_{in}$  and the threshold voltages ( $V_{tn}$  for nMOS,  $V_{tp}$  for pMOS).

 TABLE 2.2
 Relationships between voltages for the three regions of operation of a CMOS inverter

|      | Cutoff                         | Linear                              | Saturated                           |
|------|--------------------------------|-------------------------------------|-------------------------------------|
| nMOS | $V_{gsn} < V_{tn}$             | $V_{gsn} > V_{tn}$                  | $V_{gsn} > V_{tn}$                  |
|      | $V_{\rm in} < V_{tn}$          | $V_{\rm in} > V_{tn}$               | $V_{\rm in} > V_{tn}$               |
|      |                                | $V_{dsn} < V_{gsn} - V_{tn}$        | $V_{dsn} > V_{gsn} - V_{tn}$        |
|      |                                | $V_{\rm out} < V_{\rm in} - V_{tn}$ | $V_{\rm out} > V_{\rm in} - V_{tn}$ |
| pMOS | $V_{gsp} > V_{tp}$             | $V_{gsp} < V_{tp}$                  | $V_{gsp} < V_{tp}$                  |
|      | $V_{\rm in} > V_{tp} + V_{DD}$ | $V_{\rm in} < V_{tp} + V_{DD}$      | $V_{\rm in} < V_{tp} + V_{DD}$      |
|      |                                | $V_{dsp} > V_{gsp} - V_{tp}$        | $V_{dsp} < V_{gsp} - V_{tp}$        |
|      |                                | $V_{\rm out} > V_{\rm in} - V_{tp}$ | $V_{\rm out} < V_{\rm in} - V_{tp}$ |

#### 1. Regions of Operation:

• Region A (Cutoff Region):

 $\circ V_{in} < V_{tn} \rightarrow \mathsf{nMOS}$  is OFF, pMOS is ON  $\to V_{out} = V_{DD}$ 

#### Region B (Linear Region):

- $\circ V_{tn}$  <  $V_{in}$  <  $V_{DD}/2$   $\to$  nMOS turns ON, pMOS still ON but weak  $\to$   $V_{out}$  starts decreasing
- Region C (Transition Region Both in Saturation):
  - $\circ V_{in}pprox V_{DD}/2 o$  Both transistors conduct, output switches sharply
- Region D (Linear Region for pMOS):
  - $\circ V_{DD}/2 < V_{in} < V_{DD} |V_{tp}| o$  pMOS turns weak, nMOS is fully ON o  $V_{out}$  drops further
- Region E (Cutoff for pMOS):

$$\circ V_{in} > V_{DD} - |V_{tp}| o {\sf pMOS}$$
 is OFF, `nMOS` is `ON`  $o$   $V_{out}$  = **OV**

#### 2. Key Characteristics of CMOS Inverter Transfer Function:

- **High gain** at the switching point (near  $V_{DD}/2$ )
- Sharp transition between HIGH and LOW states.
- Symmetry when nMOS and pMOS are designed properly.

#### 3. Noise Margins:

- Noise margin HIGH (NMH) = VOH VIH
- Noise margin LOW (NML) = VIL VOL
- These determine how much noise the circuit can tolerate without errors.



FIGURE 2.26 Graphical derivation of CMOS inverter DC characteristic

- Figure a: The plot shows  $I_{dsn}$  and  $I_{dsp}$  in terms of  $V_{dsn}$  and  $V_{dsp}$  for various values of  $V_{qsn}$  and  $V_{qsp}$ .
- Figure b: Same plot of  $I_{dsn}$  and  $|I_{dsp}|$  now in terms of  $V_{out}$  for various values of  $V_{in}$ . The possible operating points of the inverter, marked with dots, are the values of  $V_{out}$  where  $I_{dsn}$  =  $I_{dsp}$  for a given value of  $V_{in}$
- **Figure c:** These operating points are plotted on  $V_{out}$  vs.  $V_{in}$  axes in figure to show the inverter DC transfer characteristics.
- Figure d: The supply current  $I_{DD}=I_{dsn}=|I_{dsp}|$  is also plotted against Vin in figure (d) showing that both transistors are momentarily ON as  $V_{in}$  passes through voltages between GND and  $V_{DD}$ , resulting in a pulse of current drawn from the power supply.

# Q7) Explain the following 2nd order effects: subthreshold region, mobility variation, drain punchthrough, impact ionization, body effect, channel length modulation.

#### 1. Subthreshold Region

- When  $V_{GS}$  is below the threshold voltage  $(V_t)$ , the transistor is expected to be OFF.
- However, a small leakage current still flows due to weak inversion conduction.
- The subthreshold slope (S) determines how much **gate voltage reduction** is needed to drop the current by a factor of 10.
- This effect is significant in low-power applications like DRAMs and dynamic logic circuits.

#### 2. Mobility Variation

 Carrier mobility decreases at high electric fields, affecting transistor performance.

#### • Two main causes:

- Velocity saturation: At high drain voltages, the carrier velocity stops increasing linearly, reducing drain current.
- Surface scattering: At high gate voltages, carriers scatter off the oxide interface, reducing mobility.
- Layout stress also affects mobility across the chip, called **across-chip mobility variation**.
- Mobility degradation effect also leads to less current than expected at high  $V_{GS}$ .

#### 3. **Drain Punchthrough**

- Occurs when the **depletion regions** of the source and drain merge due to high  $V_{DS}$ .
- This creates an unwanted current path, even when  $V_{GS} < V_t$ , leading to leakage.
- More common in short-channel MOSFETs and worsens as device scaling continues.

#### 4. Impact Ionization

• High-energy electrons in the **depletion region** of the drain collide with atoms, generating **electron-hole pairs**.

- This leads to excess current and possibly latch-up conditions.
- It is a major reliability concern in deep submicron devices.

#### 5. Body Effect

- When a voltage is applied between the source and body ( $V_{SB}$ ), it affects the threshold voltage ( $V_t$ ).
- A higher  $V_{SB}$  increases  $V_{tt}$  making the MOSFET harder to turn ON.
- This effect is crucial in pass transistors and multi-threshold designs.

#### 6. Channel Length Modulation

- In the saturation region, the effective channel length decreases as  $V_{DS}$  increases.
- This increases drain current, deviating from the ideal square-law model.
- The effect becomes significant in **short-channel transistors**, leading to increased output conductance.



# Q8) Explain construction of MOS transistor (5 marks)

A MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor) is a three-terminal semiconductor device with Source (S), Drain (D), and Gate (G) terminals. It is constructed on a silicon wafer using multiple fabrication steps.

#### 1. Basic Structure

- The MOSFET consists of four key layers:
  - Substrate (Bulk or Body): Usually a p-type or n-type silicon wafer.
  - Source and Drain Regions: Heavily doped n+ or p+ regions.
  - Gate Terminal: A conductive layer (polysilicon or metal).
  - Gate Oxide Layer: A thin insulating SiO<sub>2</sub> layer between the gate and the substrate.

#### 2. Construction Steps

#### a. Substrate Preparation:

- A p-type silicon substrate is used for an nMOS transistor, and an n-type substrate is used for a pMOS transistor.
- Dopants from Group 3 (Boron, Aluminum) create p-type silicon (for nMOS transistors).
- Dopants from Group 5 (Phosphorus, Arsenic, Antimony) create ntype silicon (for pMOS transistors).

#### b. Oxide Growth:

- A thin layer of silicon dioxide (SiO<sub>2</sub>) is grown on the wafer using thermal oxidation.
- This **insulates** the gate from the underlying channel.

#### c. Polysilicon Gate Formation:

 A layer of polysilicon (conductive material) is deposited on the oxide and patterned.

#### d. Source and Drain Diffusion:

- The n+ and p+ source and drain regions are created through ion implantation.
- The polysilicon gate acts as a self-aligned mask, ensuring proper positioning.

#### e. Metallization:

 Metal contacts are deposited to connect the source, drain, and gate terminals.



FIGURE 1.9 nMOS transistor (a) and pMOS transistor (b)

# Q9) Construct 2 input NOR gate using CMOS Logic.

#### 1. CMOS NOR Gate Construction

- The pull-up network (PUN) consists of two pMOS transistors in series.
- The pull-down network (PDN) consists of two nMOS transistors in parallel.

#### 2. CMOS NOR Gate Circuit

- pMOS Transistors (Pull-Up Network)
  - $\circ$  Connected **in series** between  $V_{DD}$  and the output.
  - Both **pMOS transistors must be OFF** for the output to be HIGH.
- nMOS Transistors (Pull-Down Network)
  - Connected in parallel between output and ground (GND).
  - If either A or B is HIGH, at least one nMOS turns ON, pulling the output LOW.

#### 3. Truth Table for 2-Input NOR Gate

| Input A | Input B | Output Y = B (NOR) | A - |
|---------|---------|--------------------|-----|
| 0       | 0       | 1                  | В-  |
| 0       | 1       | 0                  |     |
| 1       | 0       | 0                  |     |
| 1       | 1       | 0                  | (a) |
|         |         |                    | (u) |



**FIGURE 1.16** 2-input NOR gate schematic (a) and symbol (b)  $Y = \overline{A + B}$ 

#### 4. CMOS NOR Gate Logic

- When **A** = **0**, **B** = **0**, both **pMOS transistors conduct**, pulling the output HIGH (1).
- When A = 1, B = 0 or A = 0, B = 1, one of the nMOS transistors conducts, pulling the output LOW (0).
- When A = 1, B = 1, both nMOS transistors conduct, pulling the output LOW
   (0).

# Q10) Briefly explain different design representations with example.

In **CMOS VLSI design**, circuits can be represented at different levels of abstraction. The three primary representations are:

#### 1. Behavioral Representation

- Describes what the circuit does, not how it is implemented.
- Typically written in Hardware Description Languages (HDL) like Verilog/VHDL.

#### • Example:

```
module AND_Gate (input A, input B, output Y);
  assign Y = A & B;
endmodule
```

Used for high-level system modeling and verification.

#### 2. Structural Representation

- Specifies the internal connections between components like gates and flip-flops.
- Focuses on how the circuit is built using logic gates.
- Example:
  - A 4-bit Ripple Carry Adder (RCA) designed using 4 full adders connected in series.
  - Implemented using gate-level Verilog or circuit schematics.

#### 3. Physical Representation

- Defines the actual layout on silicon, including transistor placement and interconnects.
- Includes:
  - Stick Diagrams (simplified graphical layout of MOS transistors).
  - Layout Design Rules (spacing, width, and alignment of components).
  - GDSII format (used in IC fabrication).

#### • Example:

• The **CMOS layout of an inverter** showing pMOS and nMOS transistors with metal connections.

# Q11) What is body effect and how does it effect MOS transistor threshold voltage? (5 marks)

The **body effect** (also called the **substrate-bias effect**) refers to the change in the **threshold voltage** ( $V_T$ ) of a MOSFET due to a voltage difference between the **body (substrate)** and the **source terminal**.

In an ideal MOS transistor, the **source and body are at the same potential**, but in practical circuits, the body can have a different voltage due to various biasing conditions, leading to the body effect.

## Effect on Threshold Voltage ( $V_T$ )

The threshold voltage  $(V_T)$  is modified by the body effect according to the following equation:

$$V_T = V_{T0} + \gamma \left( \sqrt{|V_{SB} + 2\phi_F|} - \sqrt{|2\phi_F|} 
ight)$$

#### where:

- $V_T$ = Threshold voltage with body bias
- ullet  $V_{T0}$ = Threshold voltage when  $V_{SB}=0$  (no body effect)
- $V_{SB}$ = Source-to-body voltage ( $V_S-V_B$ )
- $\gamma$  = **Body-effect coefficient**, which depends on process parameters
- $2\phi_F$  = Surface potential

#### **Impact on MOS Transistor Performance**

- 1. Increase in Threshold Voltage ( $V_T$ ):
  - As  $V_{SB}$  increases (i.e., body is more negative for NMOS or more positive for PMOS),  $V_T$  increases.
  - A higher  $V_T$  makes it harder to turn **ON** the MOSFET.

#### 2. Reduced Drain Current ( $I_D$ ):

• Since the transistor requires a **higher gate voltage** to turn on, the **drain** current  $(I_D)$  decreases.

#### 3. Slower Switching Speed:

• A higher  $V_T$  means slower **turn-on** and **turn-off** times, affecting digital circuit speed.

#### 4. Threshold Voltage Variability:

 The body effect can cause mismatch in MOS transistors in analog circuits, leading to design challenges.

# Q12) Define threshold voltage and list the various factors affecting it. (5 marks)

The threshold voltage  $(V_T)$  of a MOSFET is the minimum gate-to-source voltage  $(V_{GS})$  required to create a conductive inversion layer between the source and drain, allowing current to flow.

For an **NMOS** transistor, conduction begins when:  $V_{GS} \geq V_T$ 

For a **PMOS transistor**, conduction begins when:  $V_{GS} \leq V_{T}$ 

## Factors Affecting Threshold Voltage ( $V_T$ )

The threshold voltage is influenced by several **process and operating parameters**, including:

#### 1. Doping Concentration ( $N_A, N_D$ )

• Increasing the **substrate doping concentration** increases  $V_T$ , making it harder to turn the MOSFET ON.

#### 2. Oxide Thickness ( $t_{ox}$ )

- A thinner gate oxide  $(t_{ox})$  increases the gate capacitance, reducing  $V_T$ .
- A thicker gate oxide requires a higher gate voltage to create an inversion layer, increasing  $V_T$ .

## 3. Body Effect ( $V_{SB}$ )

• When the source-body voltage  $(V_{SB})$  increases (i.e., body is at a lower potential for NMOS), the threshold voltage increases due to the substrate bias effect.

#### 4. Work Function Difference ( $\Phi_{ms}$ )

• The difference in work function between the **gate material** (e.g., polysilicon, metal) and the **substrate** affects  $V_T$ .

#### 5. Fixed Charge in the Oxide Layer

- Trapped charges in the  ${f SiO_2}$  layer or interface states can shift  $V_T.$
- Positive charge increases  $V_T$ , while negative charge decreases it.

#### 6. Temperature

- As **temperature increases**,  $V_T$  decreases due to increased carrier generation in the substrate.
- This can cause variations in transistor performance.

#### 7. Channel Length and Short Channel Effects

• In short-channel MOSFETs,  $V_T$  decreases due to Drain-Induced Barrier Lowering (DIBL), making the device more prone to leakage.

# Q13) Derive $I_{DS}$ current equations.

The **drain current** ( $I_{DS}$ ) of a MOSFET depends on the operating region of the transistor: **Cutoff, Linear (Triode), and Saturation**.

## 1. Cutoff Region ( $V_{GS} < V_t$ )

- When the gate-to-source voltage  $(V_{GS})$  is less than the threshold voltage  $(V_t)$ , the MOSFET remains OFF.
- No conductive channel is formed, and the drain current is approximately:  $I_{DS}=0$

(No conduction occurs in the cutoff region.)

# 2. Linear (Triode) Region ( $V_{GS} > V_t$ and $V_{DS} < V_{GS} - V_t$ )

- When  $V_{GS}$  is greater than  $V_t$  and  $V_{DS}$  is small, the MOSFET behaves like a variable resistor.
- The drain current equation is given by:

$$I_{DS} = \mu_n C_{ox} rac{W}{L} \left[ (V_{GS} - V_t - V_{DS}/2) V_{DS} 
ight]$$

- Here,
- $\mu_n$  = electron mobility,
- $C_{ox}$  = oxide capacitance per unit area,
- W/L = width-to-length ratio of the transistor channel.

# 3. Saturation (Active) Region ( $V_{GS} > V_t$ and $V_{DS} \geq V_{GS} - V_t$ )

• When  $V_{DS}$  exceeds  $V_{GS}-V_t$ , the channel **pinches off** near the drain.

- The drain current **saturates** and becomes independent of  $V_{DS}$ , following the equation:

$$I_{DS} = \frac{1}{2}\mu_n C_{ox} \frac{W}{L} (V_{GS} - V_t)^2$$

• The transistor operates as a **constant current source** in this region.

## **Summary of Equations**

1. Cutoff Region:  $I_{DS}=\mathtt{0}$ 

2. Linear Region:  $I_{DS}=eta\left[(V_{GS}-V_t-V_{DS}/2)V_{DS}
ight]$ 

3. Saturation Region:  $I_{DS}=rac{eta}{2}(V_{GS}-V_t)^2$ 

$$\beta = \mu_n C_{ox} \frac{W}{L}$$